Title : 
2.5-Gb/s/ch 17-Channel Parallel Clock and Data Recovery Circuit
         
        
            Author : 
Yongwang, Liu ; Zhigong, Wang ; Wei, Li
         
        
            Author_Institution : 
Southeast Univ., Nanjing
         
        
        
        
        
        
            Abstract : 
A 2.5 Gb/s/ch parallel clock and data recovery (CDR) circuit is designed for the SFI-5 interface. To avoid the reference clock in the conventional approaches, a phase locked loop (PLL) is used to recover the clock from the received data. To make the parallel recovered data bit-synchronous, a delay locked loop (DLL) is used to make retime at the center of data eye but at the rising edge of the recovered clock. A double-channel CDR circuit was fabricated by TSMC´s standard 0.18 mum CMOS process. With two parallel 231-1 pseudorandom bit sequences (PRBS) input, the rms jitter of the recovered 2.5 GHz clock is 2.4 ps. The rms jitter of the recovered 2.5 Gb/s data is 3.3 ps.
         
        
            Keywords : 
CMOS digital integrated circuits; UHF integrated circuits; delay lock loops; phase locked loops; random sequences; synchronisation; CDR circuit; CMOS process; DLL; PLL; SFI-5 interface; TSMC; bit rate 2.5 Gbit/s; clock-and-data recovery circuit; delay locked loop; frequency 2.5 GHz; phase locked loop; pseudorandom bit sequences; size 0.18 mum; time 2.4 ps; time 3.3 ps; Circuits; Clocks; Delay; Digital systems; Frequency synchronization; Jitter; Phase detection; Phase frequency detector; Phase locked loops; Voltage-controlled oscillators;
         
        
        
        
            Conference_Titel : 
Microwave and Millimeter Wave Technology, 2007. ICMMT '07. International Conference on
         
        
            Conference_Location : 
Builin
         
        
            Print_ISBN : 
1-4244-1049-5
         
        
            Electronic_ISBN : 
1-4244-1049-5
         
        
        
            DOI : 
10.1109/ICMMT.2007.381438