Title :
Area-Efficient FIR Filter Design on FPGAs using Distributed Arithmetic
Author :
Longa, Patrick ; Miri, Ali
Author_Institution :
Sch. of Inf. Technol. & Eng., Ottawa Univ., Ont.
Abstract :
In this paper, a highly area-efficient multiplier-less FIR filter is presented. Distributed Arithmetic (DA) has been used to implement a bit-serial scheme of a general asymmetric version of an FIR filter, taking optimal advantage of the 4-input LUT-based structure of FPGAs. Furthermore, we have introduced a modification in the accumulator stage to achieve further savings. The proposed filter has been designed and synthesized with Altera Quartus II, and implemented on a Stratix FPGA device. Our results show reduced area requirements in comparison to previous LUT-less DA architectures
Keywords :
FIR filters; distributed arithmetic; field programmable gate arrays; network synthesis; Altera Quartus II; LUT-based structure; Stratix FPGA device; area-efficient FIR filter design; bit-serial scheme; distributed arithmetic; multiplier-less FIR filter; Arithmetic; Costs; Digital signal processing; Digital signal processing chips; Field programmable gate arrays; Finite impulse response filter; Information technology; Signal design; Table lookup; Time to market; DSP; Distributed Arithmetic; FIR filter; FPGA; Lookup table (LUT);
Conference_Titel :
Signal Processing and Information Technology, 2006 IEEE International Symposium on
Conference_Location :
Vancouver, BC
Print_ISBN :
0-7803-9753-3
Electronic_ISBN :
0-7803-9754-1
DOI :
10.1109/ISSPIT.2006.270806