DocumentCode :
2983398
Title :
Low-Overhead SEU-Tolerant Latches
Author :
Wang, Liang ; Yue, Suge ; Zhao, Yuanfu
Author_Institution :
Beijing Microelectron. Technol. Inst., Beijing
fYear :
2007
fDate :
18-21 April 2007
Firstpage :
1
Lastpage :
4
Abstract :
Two latches, named SEUT-A and SEUT-B respectively, designed to tolerate radiation-induced Single Event Upset (SEU) are presented. SEU immunity is achieved by storing data on different nodes and through the recovery mechanism of the circuits. Neither of the designs needs transistor sizing to be functional and SEU-tolerant, so it can be implemented by small devices. The proposed structures are implemented and simulated using a standard 0.18 mum logic process model. Simulation results show that both of the proposed latches are less power- consumptive than that based on Dual Interlocked Cell (DICE). Compared to unhardened latch, SEUT-A uses only 11% more transistors and is 6% slower, whereas SEUT-B uses 56% more transistors but is 43% faster.
Keywords :
flip-flops; logic design; low-power electronics; radiation hardening (electronics); SEU immunity; SEU-tolerant latches; SEUT-A latches; SEUT-B latches; size 0.18 mum; tolerate radiation-induced single event upset; transistor sizing; Capacitance; Circuit simulation; Latches; Logic devices; Microelectronics; Radiation effects; Redundancy; Single event upset; Voltage; Writing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microwave and Millimeter Wave Technology, 2007. ICMMT '07. International Conference on
Conference_Location :
Builin
Print_ISBN :
1-4244-1049-5
Electronic_ISBN :
1-4244-1049-5
Type :
conf
DOI :
10.1109/ICMMT.2007.381452
Filename :
4266211
Link To Document :
بازگشت