Title :
Low-Power, High-Performance and Low Clock Swing D Flip-Flops with Single Power Supply
Author :
Zhang, Jianjun ; Sun, Yihe
Author_Institution :
Inst. of Microelectron. of Tsinghua Univ., Beijing
Abstract :
Two low-power, high-performance and low-clock-swing D Flip-Flops (DFFs), LN_TC_SA and LP_TC_SA, are proposed in this paper. These DFFs are extensively applicable as they utilize generic CMOS technology and need no additional power supply specially for the low clock swing sub-circuit by using two kinds of improved inverter designs. Simulation results show that the average leakage power and power delay product (PDP) of LNR_TC_SA are reduced by 65.00% and 11.38% respectively. Under 1.8 V supply, the proposed DFFs could still work even when the clock swing is as low as 647 mV, although at the expense of D-Q delay increase.
Keywords :
CMOS integrated circuits; clocks; delays; flip-flops; D flip-flops; DFF; PDP; average leakage power; clock swing; generic CMOS technology; inverter designs; power delay product; CMOS technology; Capacitance; Clocks; Delay; Energy consumption; Flip-flops; Inverters; Power supplies; Sun; Voltage;
Conference_Titel :
Electron Devices and Solid-State Circuits, 2007. EDSSC 2007. IEEE Conference on
Conference_Location :
Tainan
Print_ISBN :
978-1-4244-0637-1
Electronic_ISBN :
978-1-4244-0637-1
DOI :
10.1109/EDSSC.2007.4450260