DocumentCode :
2984055
Title :
Fast switch-level fault simulation using functional fault modeling
Author :
Vandris, E. ; Sobelman, G.
Author_Institution :
Dept. of Electr. Eng., Minnesota Univ., Minneapolis, MN, USA
fYear :
1990
fDate :
11-15 Nov. 1990
Firstpage :
74
Lastpage :
77
Abstract :
A novel switch-level fault simulation method is presented for MOS circuits that combines compiled switch-level simulation techniques with functional fault modeling. The simulator models both node stuck-at-zero, stuck-at-one faults and transistor stuck-on, stuck-open faults. During compilation the switch-level circuit components are compiled into functional models. The effect of transistor faults on the function of the circuit components is modeled by functional fault models that execute very fast during simulation. The differential fault simulation algorithm developed for gate-level circuits is adapted for use at the switch-level and is shown to perform well, although it incurs a higher overhead due to the dynamic memory properties of MOS circuits.<>
Keywords :
MOS integrated circuits; fault location; logic CAD; logic testing; MOS circuits; dynamic memory properties; fast switch level fault simulation; functional fault modeling; gate-level circuits; node stuck-at-zero; stuck-at-one faults; stuck-open faults; transistor stuck-on; Analytical models; Circuit faults; Circuit simulation; Circuit testing; Fault detection; Logic gates; MOSFETs; Switching circuits; Virtual manufacturing; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1990. ICCAD-90. Digest of Technical Papers., 1990 IEEE International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-2055-2
Type :
conf
DOI :
10.1109/ICCAD.1990.129844
Filename :
129844
Link To Document :
بازگشت