DocumentCode :
2984145
Title :
2.5 GHz 4-phase clock generator with scalable and no feedback loop architecture
Author :
Yamguchi, K. ; Fukaishi, M. ; Sakamoto, T. ; Akiyama, N. ; Nakamura, K.
Author_Institution :
NEC Corp., Kanagawa, Japan
fYear :
2001
fDate :
7-7 Feb. 2001
Firstpage :
398
Lastpage :
399
Abstract :
With multi-phase clocking, it is possible to attain a higher operating speed than the internal clock frequency determined by the device performance limitation. When multi-phase clocking is to be applied to larger die sizes or to multi-channel communications, however, it is extremely difficult to distribute the multi phase clock signals to distant local areas without generating inter-phase skew. To achieve a small area for clock distribution, the multi-phase clock generator reported here uses the delay compensation technique. Because this generator does not require a feedback loop, it is compact, adding only a small amount to chip area. Further, it produces accurate phase differences between multi-phase clock signals. Multi-clock generators of this type are applied to 2.5 GHz 4-phase clock distribution of an 8-channel receiver, fabricated with 0.13 /spl mu/m CMOS technology, and operating at 5 Gb/s.
Keywords :
CMOS digital integrated circuits; clocks; 0.13 micron; 2.5 GHz; 5 Gbit/s; CMOS chip; clock distribution; delay compensation; multi-channel communication; multi-channel receiver; multi-phase clock generator; scalable architecture; CMOS technology; Clocks; Delay lines; Feedback loop; Frequency; National electric code; Page description languages; Phase locked loops; Signal generators; Space technology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2001. Digest of Technical Papers. ISSCC. 2001 IEEE International
Conference_Location :
San Francisco, CA, USA
ISSN :
0193-6530
Print_ISBN :
0-7803-6608-5
Type :
conf
DOI :
10.1109/ISSCC.2001.912691
Filename :
912691
Link To Document :
بازگشت