DocumentCode :
2984190
Title :
The design and analysis of the clock distribution network for a 1.2 GHz Alpha microprocessor
Author :
Xanthopoulos, T. ; Bailey, D.W. ; Gangwar, A.K. ; Gowan, M.K. ; Jain, A.K. ; Prewitt, B.K.
Author_Institution :
Compaq Comput. Corp., Shrewsbury, MA, USA
fYear :
2001
fDate :
7-7 Feb. 2001
Firstpage :
402
Lastpage :
403
Abstract :
Single-wire, synchronous clocking systems for increasingly large and complex microprocessors present major technical challenges: Die size increases whereas target clock skew and jitter typically remain a constant percentage of a decreasing cycle time. The clocking methodology of the present Alpha microprocessor handles such challenges by radically departing from a single chip-wide clock distribution, to better control clock skew, jitter and power dissipation. Four major clocks (one reference and three derived) are used to clock separate chip sections.
Keywords :
clocks; microprocessor chips; 1.2 GHz; Alpha microprocessor; clock distribution network; jitter; power dissipation; single-wire synchronous system; skew; Clocks; Delay effects; Delay lines; Event detection; Inverters; Jitter; Microprocessors; Phase detection; Power dissipation; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2001. Digest of Technical Papers. ISSCC. 2001 IEEE International
Conference_Location :
San Francisco, CA, USA
ISSN :
0193-6530
Print_ISBN :
0-7803-6608-5
Type :
conf
DOI :
10.1109/ISSCC.2001.912693
Filename :
912693
Link To Document :
بازگشت