DocumentCode :
2985103
Title :
Implementation of High Data Rate Stream Parsing with Data Aligning Mechanism
Author :
Mladenov, Todor Mladenov ; Mujahid, F.A. ; Jung, Eungu ; Har, Dongsoo
Author_Institution :
Dept. of Inf. & Commun., Gwangju Inst. of Sci. & Technol.
fYear :
2006
fDate :
Aug. 2006
Firstpage :
697
Lastpage :
701
Abstract :
Nowadays the HDTV (high definition television) is growing more and more popular. In many cases a compression of this high quality multimedia data is needed for storing or transmitting purposes. In order to preserve good quality, the compressed stream should have high data rate. It is also common case to combine several such streams, representing different programs, into one single multimedia stream. Here comes the need of high data rate multiplexing and demultiplexing. To operate with high data rate stream, the clock frequency, the word width or both have to be increased. For cost efficient FPGA implementation the wider word width is preferred, which allows smaller in logic and slower in speed FPGA to be used. In this paper the issues following this choice are revealed and a data aligning implementation technique is proposed
Keywords :
data compression; demultiplexing; field programmable gate arrays; high definition television; media streaming; FPGA; HDTV; clock frequency; compressed stream; data aligning mechanism; demultiplexing; high data rate multiplexing; high data rate stream parsing; high definition television; multimedia data; Decoding; Demultiplexing; Field programmable gate arrays; HDTV; Signal resolution; Streaming media; TV; Testing; Transform coding; Video compression; FPGA; MPEG-2; data aligning; demultiplexing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing and Information Technology, 2006 IEEE International Symposium on
Conference_Location :
Vancouver, BC
Print_ISBN :
0-7803-9753-3
Electronic_ISBN :
0-7803-9754-1
Type :
conf
DOI :
10.1109/ISSPIT.2006.270889
Filename :
4042331
Link To Document :
بازگشت