DocumentCode :
298558
Title :
A decimation filter architecture for GHz delta-sigma modulators
Author :
Kuskie, Colin ; Zhang, Bo ; Schreier, Richard
Author_Institution :
Dept. of Electr. & Comput. Eng., Oregon State Univ., Corvallis, OR, USA
Volume :
2
fYear :
1995
fDate :
30 Apr-3 May 1995
Firstpage :
953
Abstract :
A means for implementing decimators for high-speed delta-sigma analog-to-digital converters is presented. The architecture exploits the single-bit nature of the output of the modulator and the symmetry present in the impulse response of a linear-phase FIR filter. Several hardware techniques, including table-lookup, pipelining and Wallace-tree adders, are needed to realize decimators capable of processing modulator data at GHz rates. A design example is given to demonstrate the hardware reduction possible with this architecture and to verify its speed
Keywords :
CMOS digital integrated circuits; FIR filters; delay circuits; digital filters; pipeline processing; sigma-delta modulation; table lookup; GHz delta-sigma modulators; Wallace-tree adders; decimation filter architecture; hardware reduction; high-speed ADC; impulse response; linear-phase FIR filter; pipelining; table-lookup; Buildings; Delta modulation; Finite impulse response filter; Frequency; Hardware; Linearity; Quantization; Sampling methods; Signal sampling; Signal to noise ratio;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1995. ISCAS '95., 1995 IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
0-7803-2570-2
Type :
conf
DOI :
10.1109/ISCAS.1995.519923
Filename :
519923
Link To Document :
بازگشت