Title :
A high performance modular embedded ROM architecture
Author :
Duhalde, Marccllo ; Greiner, Alain ; Pétrot, Fréderic
Author_Institution :
Bull Syst., Les Clayes Sous Bois, France
fDate :
30 Apr-3 May 1995
Abstract :
We describe a CMOS Read Only Memory architecture designed for high performances and low power consumption using domino logic. Short read delays are achieved using hierarchical evaluation of the read busses, at the price of some more material. Partial block evaluation allows power consumption to be greatly reduced for blocks with an important number of words, turning into an advantage this material increase. This architecture is well suited for memories embedded within synchronous systems due to it excellent speed/power performance. The architecture implementation is done as a parameterized generator, using a tiler and leaf cell approach. The leaf cells are designed using symbolic layout, providing a high degree of process independence. The tiler is written using the general purpose C language to ensure software portability
Keywords :
C language; CMOS memory circuits; circuit layout CAD; delays; integrated circuit design; memory architecture; read-only storage; C language; CMOS; domino logic; hierarchical evaluation; leaf cell; modular embedded ROM architecture; parameterized generator; partial block evaluation; power consumption; read busses; read delays; software portability; speed/power performance; symbolic layout; synchronous systems; tiler; Application specific integrated circuits; CMOS logic circuits; Computer architecture; Decoding; Delay; Embedded software; Energy consumption; Logic arrays; Read only memory; Turning;
Conference_Titel :
Circuits and Systems, 1995. ISCAS '95., 1995 IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
0-7803-2570-2
DOI :
10.1109/ISCAS.1995.519949