DocumentCode :
2986453
Title :
A 0.18-μm CMOS UWB LNA with 5 GHz Interference Rejection
Author :
Gao, Yuan ; Zheng, Yuanjin ; Ooi, Ban-Leong
Author_Institution :
Inst. of Microelectron., Singapore
fYear :
2007
fDate :
3-5 June 2007
Firstpage :
47
Lastpage :
50
Abstract :
A ultra-wideband low noise amplifier (LNA) with integrated notch filter for interference rejection is designed using 0.18-mum CMOS technology. The three-stage LNA employs a current reuse structure to reduce the power consumption and a serial LC circuit with Q-enhancement circuit to produce band rejection in the 5-6 GHz frequency band. The load tank optimization for the current reuse stage is discussed for gain flatness tuning Measurements show that this LNA has a peak gain of 21.5 dB in the low band (3-5 GHz) and 15 dB in the high band (6-10 GHz) while consuming 12 mA of current from a 1.8 V DC supply. The measured noise figure (NF) and IIP3 are 4.0 dB and -18.5 dBm at 3.5 GHz, 5.1 dB and -15.5 dBm at 7.2 GHz respectively. A 6-12 dB gain notch in the 5-6 GHz is realized for interference rejection.
Keywords :
CMOS integrated circuits; circuit tuning; interference suppression; low noise amplifiers; notch filters; wideband amplifiers; CMOS technology; Q-enhancement circuit; frequency 5 GHz to 6 GHz; gain flatness tuning; integrated notch filter; interference rejection; load tank optimization; serial LC circuit; size 0.18 mum; ultra-wideband low noise amplifier; CMOS technology; Energy consumption; Filters; Frequency; Gain; Integrated circuit technology; Interference; Low-noise amplifiers; Noise measurement; Ultra wideband technology; CMOS; low-noise amplifier (LNA); notch filter; ultrawideband (UWB);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Radio Frequency Integrated Circuits (RFIC) Symposium, 2007 IEEE
Conference_Location :
Honolulu, HI
ISSN :
1529-2517
Print_ISBN :
1-4244-0530-0
Electronic_ISBN :
1529-2517
Type :
conf
DOI :
10.1109/RFIC.2007.380830
Filename :
4266378
Link To Document :
بازگشت