DocumentCode :
2986898
Title :
A Fast Settling 100dB OPAMP in 180nm CMOS Process with Compensation Based Optimisation
Author :
Kundu, Amal Kumar ; Chatterjee, Subho ; Bhattacharyya, Tarun Kanti
Author_Institution :
IIT Kharagpur, Kharagpur
fYear :
2008
fDate :
4-8 Jan. 2008
Firstpage :
311
Lastpage :
316
Abstract :
A two-stage gain-boosted OPAMP with 100dB DC gain, 807 MHz unity gain bandwidth (UGB) and rail to rail output swing in 180 nm digital CMOS process is presented. A compensation based optimisation methodology for fast settling response and closed loop stability is also described for this topology. Optimised settling response provides 0.001% settling time equal to 9.7 ns. This OPAMP is designed to be used as a current to voltage converter for 15-bit 100 MSamples/s DAC application. It could drive an off-chip capacitive load of 10 pF in parallel with a 500 ohm resistor and provides -94 dB THD at 100 KHz with a closed loop gain of 20 dB and 600 mV output swing.
Keywords :
CMOS analogue integrated circuits; operational amplifiers; optimisation; DAC application; UGB; digital CMOS process; off-chip capacitive load; optimisation; size 180 nm; two-stage gain-boosted OPAMP; unity gain bandwidth; Bandwidth; Boosting; CMOS process; Design optimization; Frequency; Low voltage; Optimization methods; Rail to rail outputs; Stability; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2008. VLSID 2008. 21st International Conference on
Conference_Location :
Hyderabad
ISSN :
1063-9667
Print_ISBN :
0-7695-3083-4
Type :
conf
DOI :
10.1109/VLSI.2008.86
Filename :
4450520
Link To Document :
بازگشت