DocumentCode :
2986931
Title :
A highly parameterizable parallel processor array architecture
Author :
Kissler, Dmitrij ; Hannig, Frank ; Kupriyanov, Alexey ; Teich, Jurgen
Author_Institution :
Dept. of Comput. Sci., Erlangen-Nuremberg Univ., Erlangen
fYear :
2006
fDate :
Dec. 2006
Firstpage :
105
Lastpage :
112
Abstract :
In this paper a new class of highly parameterizable coarse-grained reconfigurable architectures called weakly programmable processor arrays is discussed. The main advantages of the proposed architecture template are the possibility of partial and differential reconfiguration and the systematical classification of different architectural parameters which allow to trade-off flexibility and hardware cost. The applicability of our approach is tested in a case study with different interconnect topologies on an FPGA platform. The results show substantial flexibility gains with only marginal additional hardware cost
Keywords :
field programmable gate arrays; integrated circuit interconnections; microprocessor chips; parallel processing; reconfigurable architectures; FPGA platform; flexibility gains; hardware cost; interconnect topologies; parameterizable parallel processor array architecture; programmable processor; reconfigurable architectures; Computer architecture; Costs; Field programmable gate arrays; Hardware; Integrated circuit interconnections; Reconfigurable architectures; Routing; Signal processing algorithms; Table lookup; Wireless communication;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Technology, 2006. FPT 2006. IEEE International Conference on
Conference_Location :
Bangkok
Print_ISBN :
0-7803-9729-0
Electronic_ISBN :
0-7803-9729-0
Type :
conf
DOI :
10.1109/FPT.2006.270293
Filename :
4042422
Link To Document :
بازگشت