Title :
Unified Vdd Vth Optimization Based DVFM Controller for a Logic Block
Author :
Kannan, S.A. ; Sreeram, N.S. ; Amrutur, Bharadwaj S.
Author_Institution :
Indian Inst. of Sci., Bangalore
Abstract :
In this paper analytical expressions for optimal Vdd and Vth to minimize energy for a given speed constraint are derived. These expressions are based on the EKV model for transistors and are valid in both strong inversion and sub threshold regions. The effect of gate leakage on the optimal Vdd and Vth is analyzed. A new gradient based algorithm for controlling Vdd and Vth based on delay and power monitoring results is proposed. A Vdd-Vth controller which uses the algorithm to dynamically control the supply and threshold voltage of a representative logic block (sum of absolute difference computation of an MPEG decoder) is designed. Simulation results using 65 nm predictive technology models are given.
Keywords :
gradient methods; logic design; nanotechnology; voltage control; DVFM controller; EKV model; MPEG decoder; analytical expressions; delay monitoring; gate leakage; gradient based algorithm; logic block; power monitoring; size 65 nm; Algorithm design and analysis; Decoding; Delay; Gate leakage; Heuristic algorithms; Logic design; Monitoring; Predictive models; Threshold voltage; Voltage control;
Conference_Titel :
VLSI Design, 2008. VLSID 2008. 21st International Conference on
Conference_Location :
Hyderabad
Print_ISBN :
0-7695-3083-4
DOI :
10.1109/VLSI.2008.69