DocumentCode :
2987660
Title :
A Galois Field Based Logic Synthesis Approach with Testability
Author :
Mathew, J. ; Rahaman, H. ; Singh, A.K. ; Jabir, A.M. ; Pradhan, D.K.
Author_Institution :
Univ. of Bristol, Bristol
fYear :
2008
fDate :
4-8 Jan. 2008
Firstpage :
629
Lastpage :
634
Abstract :
In deep-submicron VLSI, efficient circuit testability is one of the most demanding requirements. Efficient testable logic synthesis is one way to tackle the problem. To this end, this paper introduces a new fast efficient graph-based decomposition technique for Boolean functions in finite fields, which utilizes the data structure of the multiple-output decision diagrams (MODD). In particular, the proposed technique is based on finite fields and can decompose any N valued arbitrary function F into N distinct sets conjunctively and N-l distinct sets disjunctively. The proposed technique is capable of generating testable circuits. The experimental results show that the proposed method is more economical in terms of literal count compared to existing approaches. Furthermore, we have shown that the basic block can be tested with eight test vectors.
Keywords :
decision diagrams; logic design; logic testing; Boolean functions; circuit testability; data structure; deep submicron VLSI; galois field; graph based decomposition; logic synthesis; multiple output decision diagrams; Binary decision diagrams; Boolean functions; Circuit synthesis; Circuit testing; Data structures; Galois fields; Logic functions; Logic testing; Signal synthesis; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2008. VLSID 2008. 21st International Conference on
Conference_Location :
Hyderabad
ISSN :
1063-9667
Print_ISBN :
0-7695-3083-4
Type :
conf
DOI :
10.1109/VLSI.2008.88
Filename :
4450568
Link To Document :
بازگشت