DocumentCode :
2987706
Title :
Dynamically reconfigurable protocol transducer
Author :
Watanabe, Shota ; Ishikawa, Yuji ; Seto, Kenshu ; Komatsu, Satoshi ; Fujita, Masahiro
Author_Institution :
Dept. of Electron. Eng., Tokyo Univ.
fYear :
2006
fDate :
Dec. 2006
Firstpage :
341
Lastpage :
344
Abstract :
Protocol transducer synthesis is one of the most significant issues for efficient IP core reuse in SoC design. The authors proposed automatic protocol transducer synthesis method (Watanabe et al., 2006), (Ishikawa et al., 2006). In this paper, an application of the protocol synthesis method to reconfigurable architecture on FPGA was proposed that enable to utilize various IPs dynamically. In coarsegrained reconfigurable architectures such as hardware OS, protocol transducers should be also dynamically reconfigured to make the dynamically loaded IPs able to communicate with each other. Our basic approach is division of a protocol transducer into partial ones. A whole transducer is constructed from these partial transducers by simply putting them side by side physically. Each partial transducer can be given in either layout design hard macro or in netlist
Keywords :
copy protection; field programmable gate arrays; industrial property; network synthesis; protocols; IP core; SoC design; automatic protocol transducer; layout design hard macro; netlist; partial transducers; protocol transducer synthesis; reconfigurable protocol transducer; Circuits; Computer architecture; Cryptography; Design engineering; Hardware; Operating systems; Protocols; Reconfigurable architectures; Reconfigurable logic; Transducers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Technology, 2006. FPT 2006. IEEE International Conference on
Conference_Location :
Bangkok
Print_ISBN :
0-7803-9729-0
Electronic_ISBN :
0-7803-9729-0
Type :
conf
DOI :
10.1109/FPT.2006.270343
Filename :
4042465
Link To Document :
بازگشت