DocumentCode :
2987855
Title :
Power Attack Resistant Efficient FPGA Architecture for Karatsuba Multiplier
Author :
Rebeiro, Chester ; Mukhopadhyay, Debdeep
Author_Institution :
Indian Inst. of Technol., Chennai
fYear :
2008
fDate :
4-8 Jan. 2008
Firstpage :
706
Lastpage :
711
Abstract :
The paper presents an architecture to implement Karatsuba Multiplier on an FPGA platform. Detailed analysis has been carried out on how existing algorithms utilize FPGA resources. Based on the observations the work develops a hybrid technique which has a better area delay product compared to the known algorithms. The results have been practically demonstrated through a large number of experiments. Subsequently, the work develops a masking strategy to prevent power based side channel attacks on the multiplier. It has been found that the proposed masked Hybrid Karatsuba multiplier is more compact compared to existing designs.
Keywords :
field programmable gate arrays; multiplying circuits; public key cryptography; area delay product; elliptic curve cryptography; masked hybrid Karatsuba Multiplier; power attack resistant FPGA architecture; side channel attacks; Arithmetic; Computer architecture; Computer science; Design engineering; Elliptic curve cryptography; Elliptic curves; Field programmable gate arrays; Galois fields; Polynomials; Public key cryptography;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2008. VLSID 2008. 21st International Conference on
Conference_Location :
Hyderabad
ISSN :
1063-9667
Print_ISBN :
0-7695-3083-4
Type :
conf
DOI :
10.1109/VLSI.2008.65
Filename :
4450580
Link To Document :
بازگشت