DocumentCode :
2988080
Title :
Testbench Design for Mixed Signal SoC Based on Task Flow
Author :
Xiaoli, Ruan ; Zheying, Li
Author_Institution :
Sch. of Electron. Inf. Eng., Beijing Jiaotong Univ., Beijing, China
fYear :
2010
fDate :
25-27 June 2010
Firstpage :
4354
Lastpage :
4357
Abstract :
To reduce the testing cost of IP cores in SoC systems, a novel design method of the testbench based on task flow is proposed in this paper, which tries to improve the test coverage, differing from reducing test time and resources. The method is designed for applying to a mixed-signal SoC system. With functional model analysis, as an example, the system DFG model for a mixed signal SoC is derived. Following the design specification and DFG, three tasks and their constraints to the system test are extracted. Finally the test-bench and test program are designed. The simulation results with Modelsim show that the functions coverage of the testbench based on task flow can reach 100% for IP modules.
Keywords :
integrated circuit design; system-on-chip; IP cores; functional model analysis; mixed-signal SoC system; task flow; Analytical models; Data models; IP networks; Random access memory; Simulation; System-on-a-chip; Testing; DFG; IP core; SoC; task flow; testbench;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Control Engineering (ICECE), 2010 International Conference on
Conference_Location :
Wuhan
Print_ISBN :
978-1-4244-6880-5
Type :
conf
DOI :
10.1109/iCECE.2010.1058
Filename :
5630283
Link To Document :
بازگشت