Title :
GRCA: a global approach for floorplanning synthesis in VLSI macrocell design
Author_Institution :
Hagelin-Cryptos Crypto AG, Zug, Switzerland
Abstract :
A novel floorplanning method for the macrocell layout style is presented. The floorplan state space is characterized by an equivalence relation to apply efficient solution techniques. A pseudo-polynomial area optimization algorithm is proposed that derives the optimal slicing tree from a given hierarchical floorplan tree. The order of this floorplan tree is at least two and at most five. Extensions of this approach to cover non-slicing floorplans are also described. Since floorplanning and routing are inter-dependent tasks, an improved dynamic updating scheme is proposed to consider interconnect space around each cell during the floorplan assembly. The method has been successfully applied to an industrial design with about 260000 transistors.<>
Keywords :
VLSI; circuit layout CAD; GRCA; VLSI macrocell design; dynamic updating scheme; floorplanning synthesis; global approach; industrial design; macrocell layout; optimal slicing tree; pseudo-polynomial area optimization; routing; Assembly; Cryptography; Design automation; Force measurement; Integrated circuit interconnections; Macrocell networks; Routing; Shape measurement; State-space methods; Very large scale integration;
Conference_Titel :
Computer-Aided Design, 1990. ICCAD-90. Digest of Technical Papers., 1990 IEEE International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-2055-2
DOI :
10.1109/ICCAD.1990.129866