Title :
Physical-Aware Link Allocation and Route Assignment for Chip Multiprocessing
Author :
Nikitin, Nikita ; Chatterjee, Satrajit ; Cortadella, Jordi ; Kishinevsky, Mike ; Ogras, Umit
Author_Institution :
Univ. Politec. de Catalunya, Barcelona, Spain
Abstract :
The architecture definition, design, and validation of the interconnect networks is a key step in the design of modern on-chip systems. This paper proposes a mathematical formulation of the problem of simultaneously defining the topology of the network and the message routes for the traffic among the processing elements of the system. The solution of the problem meets the physical and performance constraints defined by the designer. The method guarantees that the generated solution is deadlock free. It is also capable of automatically discovering topologies that have been previously used in industrial systems. The applicability of the method has been validated by solving realistic size interconnect networks modeling the typical multiprocessor systems.
Keywords :
integrated circuit design; multiprocessor interconnection networks; network routing; network topology; network-on-chip; chip multiprocessing; multiprocessor systems; network topology; on-chip system design; physical-aware link allocation; route assignment; Cost function; Design automation; Design optimization; Linear programming; Network topology; Network-on-a-chip; Routing; Space exploration; System recovery; USA Councils;
Conference_Titel :
Networks-on-Chip (NOCS), 2010 Fourth ACM/IEEE International Symposium on
Conference_Location :
Grenoble
Print_ISBN :
978-1-4244-7085-3
Electronic_ISBN :
978-1-4244-7086-0
DOI :
10.1109/NOCS.2010.22