• DocumentCode
    2989388
  • Title

    Photonic Chip-Scale Interconnection Networks for Performance-Energy Optimized Computing

  • Author

    Bergman, Keren

  • Author_Institution
    Columbia Univ., New York, NY, USA
  • fYear
    2010
  • fDate
    3-6 May 2010
  • Firstpage
    4
  • Lastpage
    4
  • Abstract
    As chip multiprocessors (CMPs) scale to increasing numbers of cores and greater on-chip computational power, the gap between the available off-chip bandwidth and that which is required to appropriately feed the processors continues to widen under current memory access architectures. For many high-performance computing applications, the bandwidth available for both on- and off-chip communications can play a vital role in efficient execution due to the use of data-parallel or data-centric algorithms. Electronic interconnected systems are increasingly bound by their communications infrastructure and the associated power dissipation of high-bandwidth data movement. Recent advances in chip-scale silicon photonic technologies have created the potential for developing optical interconnection networks that can offer highly energy efficient communications and significantly improve computing performance-per-Watt. This talk will examine the design and performance of photonic networks-on-chip architectures that support both on-chip communication and off-chip memory access in an energy efficient manner.
  • Keywords
    integrated optics; multiprocessor interconnection networks; network-on-chip; optical interconnections; parallel processing; power aware computing; chip multiprocessors; chip scale silicon photonic technology; computing performance-per-Watt; data centric algorithm; data parallel algorithm; electronic interconnected system; energy efficient communications; high performance computing; off-chip bandwidth; off-chip memory access; on-chip communication; on-chip computational power; optical interconnection networks; performance energy optimized computing; photonic chip scale interconnection network; photonic networks-on-chip architectures; Bandwidth; Computer applications; Computer architecture; Computer networks; Energy efficiency; Feeds; Interconnected systems; Memory architecture; Multiprocessor interconnection networks; Optical computing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Networks-on-Chip (NOCS), 2010 Fourth ACM/IEEE International Symposium on
  • Conference_Location
    Grenoble
  • Print_ISBN
    978-1-4244-7085-3
  • Electronic_ISBN
    978-1-4244-7086-0
  • Type

    conf

  • DOI
    10.1109/NOCS.2010.40
  • Filename
    5507568