• DocumentCode
    2989455
  • Title

    Advanced area array packaging - from CSP to WLP

  • Author

    Koh, Wei H.

  • Author_Institution
    Kingston Technol. Co., USA
  • fYear
    2003
  • fDate
    28-30 Oct. 2003
  • Firstpage
    121
  • Lastpage
    125
  • Abstract
    Chip scale packages (CSP) evolved from the design concept of ball grid array (BGA) packages and are becoming the integrated circuit (IC) packaging of choice for many small form-factor electronics products. One area of their increasingly wide adoption is for applications in flash, SRAM (static random access memory), and DRAM (dynamic random access memory) memory devices. The next step of packaging advancement is moving toward the wafer level packages (WLP) that reduce the package sizes to chip size packages. This paper reviews and discusses the design of a number of selected CSP and WLP technology advancement, their applications and advantages; the main focus of their applications being for the memory devices. Also included is the design consideration of CSP and WLP in three-dimensional (3-D) stacking assemblies to achieve high density and capacity in memory modules.
  • Keywords
    DRAM chips; SRAM chips; ball grid arrays; chip scale packaging; flash memories; 3-D stacking assemblies; IC packaging; advanced area array packaging; ball grid array; chip scale packages; memory devices; small form-factor electronics products; wafer level packages; Application specific integrated circuits; Chip scale packaging; Consumer electronics; Electronics packaging; Integrated circuit packaging; Personal digital assistants; Random access memory; Semiconductor device packaging; System-on-a-chip; Wafer scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Electronic Packaging Technology Proceedings, 2003. ICEPT 2003. Fifth International Conference on
  • Conference_Location
    Shanghai, China
  • Print_ISBN
    0-7803-8168-8
  • Type

    conf

  • DOI
    10.1109/EPTC.2003.1298706
  • Filename
    1298706