DocumentCode
2989697
Title
A Network Congestion-Aware Memory Controller
Author
Kim, Dongki ; Yoo, Sungjoo ; Lee, Sunggu
Author_Institution
Dept. of Electron. & Electr. Eng., Pohang Univ. of Sci. & Technol. (POSTECH), Pohang, South Korea
fYear
2010
fDate
3-6 May 2010
Firstpage
257
Lastpage
264
Abstract
Network-on-chip and memory controller become correlated with each other in case of high network congestion since the network port of memory controller can be blocked due to the (back-propagated) network congestion. We call such a problem network congestion-induced memory blocking. In order to resolve the problem, we present a novel idea of network congestion-aware memory controller. Based on the global information of network congestion, the memory controller performs (1) congestion-aware memory access scheduling and (2) congestion-aware network entry control of read data. The experimental results obtained from a 5×5 tile architecture show that the proposed memory controller presents up to 18.9% improvement in memory utilization.
Keywords
network-on-chip; scheduling; storage management; backpropagated network congestion; memory access scheduling; memory blocking; memory controller; network entry control; network-on-chip; Control systems; Degradation; Delay; Embedded system; Laboratories; Network-on-a-chip; Routing; Scheduling; Switches; System performance; Memory; congestion; memory access scheduling; network-on-chip;
fLanguage
English
Publisher
ieee
Conference_Titel
Networks-on-Chip (NOCS), 2010 Fourth ACM/IEEE International Symposium on
Conference_Location
Grenoble
Print_ISBN
978-1-4244-7085-3
Electronic_ISBN
978-1-4244-7086-0
Type
conf
DOI
10.1109/NOCS.2010.36
Filename
5507585
Link To Document