DocumentCode :
2990054
Title :
An efficient VLSI adder for DSP architectures based on RNS
Author :
Bayoumi, M.A. ; Jullien, G.A. ; Miller, W.C.
Author_Institution :
University of Windsor, Windsor, Canada
Volume :
10
fYear :
1985
fDate :
31138
Firstpage :
1457
Lastpage :
1460
Abstract :
The implementation of Residue Number System (RNS) architectures using the VLSI technology is discussed. An example of implementing an RNS adder is presented in this paper. Two approaches; the look-up table and the binary adder, have been analyzed in the scope of VLSI criteria where the performance measures are area and time. Two models have been developed, they are flexible, support any modulus, and they provide custom design capabilities. Within the context of this paper, it has been found that the look-up table approach is superior in both area and time up to 5 bits, while the binary adder approach offers better performance for larger moduli.
Keywords :
Adders; Area measurement; Costs; Design methodology; Digital signal processing; Logic; Signal processing algorithms; Table lookup; Time measurement; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '85.
Type :
conf
DOI :
10.1109/ICASSP.1985.1168141
Filename :
1168141
Link To Document :
بازگشت