DocumentCode :
2990731
Title :
Low power heterogeneous 3D Networks-on-Chip architectures
Author :
Agyeman, Michael Opoku ; Ahmadinia, Ali ; Shahrabi, Alireza
Author_Institution :
Sch. of Eng. & Comput., Glasgow Caledonian Univ., Glasgow, UK
fYear :
2011
fDate :
4-8 July 2011
Firstpage :
533
Lastpage :
538
Abstract :
Three dimensional Network-on-Chip (3D NoC) architectures have evolved with a lot of interest to address the on-chip communication delays of modern SoC systems. In this paper we propose low power heterogeneous NoC architectures, which combines both the power and performance benefits of 2D routers and 3D NoC-bus hybrid router architectures in 3D mesh topologies. Experimental results show a negligible penalty of up to 5% in average packet latency of 3D mesh with homogeneous distribution of 3D NoC-bus hybrid routers. The heterogeneity however provides superiority of up to 67% and 19.7% in total crossbar area and power efficiency of the NoC resources, respectively compared to that of 3D mesh with homogeneous distribution of 3D NoC-bus hybrid routers.
Keywords :
network-on-chip; 3D NoC-bus hybrid router architectures; 3D mesh topologies; on-chip communication delays; packet latency; three dimensional network-on-chip; Hybrid power systems; Power demand; Routing; System-on-a-chip; Three dimensional displays; Topology; 3D-Integration; Multi-core Architectures; Networks-on-Chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High Performance Computing and Simulation (HPCS), 2011 International Conference on
Conference_Location :
Istanbul
Print_ISBN :
978-1-61284-380-3
Type :
conf
DOI :
10.1109/HPCSim.2011.5999871
Filename :
5999871
Link To Document :
بازگشت