DocumentCode :
2990835
Title :
Delay constraints and admission control in ATM networks
Author :
Todorova, Petia ; Verma, Dinesh C.
Author_Institution :
Res. Center for Open Commun. Syst., Berlin, Germany
fYear :
1990
fDate :
2-5 Dec 1990
Firstpage :
1942
Abstract :
The architecture of a typical ATM (asynchronous transfer mode) switch is reviewed, and the problem of handling both continuous bit-oriented and bursty traffic with low loss and delay requirements is considered. A buffer architecture that is capable of handling both delay sensitive and loss sensitive traffic is examined, and a scheme to allocate network resources, i.e. bandwidth and buffer space, to individual circuits to ensure acceptable delay and loss performance is presented. A set of admission control rules to accept connections with this buffer architecture is developed. The control rules presented are easy to implement and evaluate and lead to fair utilization of network resources in the presence of bursty traffic
Keywords :
packet switching; queueing theory; ATM networks; ATM switch architecture; admission control; asynchronous transfer mode; buffer architecture; bursty traffic; continuous bit-oriented traffic; delay constraints; delay sensitive traffic; loss sensitive traffic; queueing; Admission control; Asynchronous transfer mode; B-ISDN; Bandwidth; Buffer storage; Circuits; Computer architecture; Intelligent networks; Resource management; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Global Telecommunications Conference, 1990, and Exhibition. 'Communications: Connecting the Future', GLOBECOM '90., IEEE
Conference_Location :
San Diego, CA
Print_ISBN :
0-87942-632-2
Type :
conf
DOI :
10.1109/GLOCOM.1990.116818
Filename :
116818
Link To Document :
بازگشت