DocumentCode :
2991765
Title :
Test vector minimization during logic synthesis
Author :
Ku, T.-W. ; Chia, W.-K.
Author_Institution :
Data Gen. Corp., Sunnyvale, CA, USA
fYear :
1990
fDate :
11-15 Nov. 1990
Firstpage :
318
Lastpage :
321
Abstract :
A novel approach is presented to minimize the 100% single-stuck (SS) fault test vector set of a synthesized circuit during the logic synthesis process. In the synthesis process for any given two-level primary and irredundant (PI) network, the authors first define a specific SS fault test vector set of the two-level network and prove that it is a superset of the 100% SS fault test vector set for the synthesized circuit. Instead of generating all the vectors in this superset, they develop an algorithm to minimize this superset during the logic optimization and technology mapping process. Then, they generate the test vectors by using a two-level test generator. The experimental data demonstrates that the resultant number of test vectors can be up to 40% less than that of the conventional method such as PODEM in many cases, while the additional CPU time used for test vector generation is about 5% of the conventional method on average.<>
Keywords :
logic CAD; logic testing; logic optimization; logic synthesis; single stuck fault test vector set; test vector generation; test vector minimization; two-level network; two-level test generator; Circuit faults; Circuit synthesis; Circuit testing; Logic circuits; Logic testing; Minimization; Network synthesis; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1990. ICCAD-90. Digest of Technical Papers., 1990 IEEE International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-2055-2
Type :
conf
DOI :
10.1109/ICCAD.1990.129913
Filename :
129913
Link To Document :
بازگشت