DocumentCode :
299184
Title :
A digital PLL with finite impulse responses
Author :
Kobayashi, Fuminori ; Haratsu, Masayuki
Author_Institution :
Dept. of Control Eng. & Comput. Sci., Kyushu Inst. of Technol., Iizuka, Japan
Volume :
1
fYear :
1995
fDate :
30 Apr-3 May 1995
Firstpage :
191
Abstract :
Conventional phase-locked loops (PLLs) lack speed, because ordinary phase comparators cannot provide time-continuous operation thus they act as a time delay to cause instability. In contrast, a completely time-discrete scheme, with a special voltage-controlled oscillator and a digital controller instead of usual low-pass filter, can respond in the fastest 2 cycles, but with overshoots of as large as 100%. This paper proposes in-between finite impulse responses of 3 and 4 cycles with overshoots of 50% and 33%, respectively, by using controllers with pole-zero cancellation. A prototype is implemented on an FPGA, based on a configuration devised to eliminate the otherwise inevitable adder
Keywords :
FIR filters; digital phase locked loops; discrete time filters; field programmable gate arrays; poles and zeros; voltage-controlled oscillators; FPGA; digital PLL; digital controller; finite impulse responses; overshoots; pole-zero cancellation; time-discrete scheme; voltage-controlled oscillator; Delay effects; Digital filters; Field programmable gate arrays; Finite impulse response filter; Frequency synchronization; Low pass filters; Network address translation; Personal communication networks; Phase locked loops; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1995. ISCAS '95., 1995 IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
0-7803-2570-2
Type :
conf
DOI :
10.1109/ISCAS.1995.521483
Filename :
521483
Link To Document :
بازگشت