DocumentCode :
2992484
Title :
Serial interface logic built in self test methodology
Author :
Kean Hong Boey ; Kok Sing Yap ; Wai Mun Nq
Author_Institution :
Embedded Commun. Group, Intel Microelectron. (M) Sdn. Bhd., Bayan Lepas, Malaysia
fYear :
2008
fDate :
4-6 Nov. 2008
Firstpage :
1
Lastpage :
3
Abstract :
Today´s at-speed testing methodology of the Universal Serial Bus(USB) 2.0 functionality cannot be readily achieved, unless high cost testers are used. Even if high cost testers are used, the success of at-speed testing cannot be guaranteed because of the high-speed interfacing between the off-chip memory, tester and the Device-Under-Test, i.e. the USB2.0. This paper presents a methodology that bridges the gap of the near-end and external loopback methods. The logic built in self test (BIST) proposed encompasses solution to test USB2.0 at-speed, single port and full functional with a low cost tester.
Keywords :
built-in self test; BIST; Device-Under-Test; USB 2.0; loopback methods; off-chip memory; serial interface logic built in self test methodology; tester; universal serial bus 2.0 functionality; Automatic testing; Built-in self-test; Costs; Data structures; Logic testing; Payloads; Protocols; System testing; Test pattern generators; Universal Serial Bus;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Manufacturing Technology Symposium (IEMT), 2008 33rd IEEE/CPMT International
Conference_Location :
Penang
ISSN :
1089-8190
Print_ISBN :
978-1-4244-3392-6
Electronic_ISBN :
1089-8190
Type :
conf
DOI :
10.1109/IEMT.2008.5507795
Filename :
5507795
Link To Document :
بازگشت