Title :
Logic BIST using constrained scan cells
Author :
Lai, Liyang ; Rinderknecht, Thomas ; Cheng, Wu-Tung ; Patel, Janak H.
Author_Institution :
Coordinate Sci. Lab., Illinois Univ., Urbana, IL, USA
Abstract :
This paper presents a novel scan cell based control point insertion technique which eliminates timing degradation of conventional control points in built-in self test (BIST) applications. In this approach, control points are encoded into scan chains. Observation points are applied to enhance fault coverage. At each phase, a set of control points are activated to detect a set of target faults. Compared to conventional test point insertion, scan cell based control points improve controllability of the core logic without compromising timing performance of circuit under test (CUT). Experimental results show that close to stuck-at fault coverage by automatic test pattern generation (ATPG) can be achieved by our BIST method.
Keywords :
automatic test pattern generation; boundary scan testing; built-in self test; fault diagnosis; logic testing; ATPG; automatic test pattern generation; built-in self test; circuit under test; constrained scan cells; control point insertion technique; controllability; fault coverage; fault detection; logic BIST; stuck-at faults; Automatic control; Automatic test pattern generation; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Degradation; Electrical fault detection; Logic testing; Timing;
Conference_Titel :
VLSI Test Symposium, 2004. Proceedings. 22nd IEEE
Print_ISBN :
0-7695-2134-7
DOI :
10.1109/VTEST.2004.1299244