DocumentCode :
2993656
Title :
Ternary multiplication circuits using 4-input adder cells and carry look-ahead
Author :
Herrfeld, Andreas ; Hentschke, Siegbert
Author_Institution :
Inst. fur Periphere Mikroelektronik, Kassel Univ., Germany
fYear :
1999
fDate :
1999
Firstpage :
174
Lastpage :
179
Abstract :
We introduce a new implementation of a ternary adder with four inputs and two outputs. This ternary adder reduces the number of digits in a multiplication compared with a binary multiplication. One advantage of the ternary adder is that four instead of three inputs within a binary representation will be summed up. In this paper we will compare the complexity of binary against ternary multipliers. Timing diagrams will be given for the binary and the ternary case with an optimal order of the adder inputs. Finally, we present a ternary carry look-ahead circuit for a further reduction of total time delay
Keywords :
adders; carry logic; multiplying circuits; ternary logic; binary multiplication; binary representation; complexity; ternary adder; ternary carry look-ahead circuit; ternary multiplication; ternary multipliers; total time delay; Adders; CMOS logic circuits; CMOS technology; Current mode circuits; Delay effects; Hardware; Logic circuits; Multivalued logic; Resistors; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multiple-Valued Logic, 1999. Proceedings. 1999 29th IEEE International Symposium on
Conference_Location :
Freiburg
ISSN :
0195-623X
Print_ISBN :
0-7695-0161-3
Type :
conf
DOI :
10.1109/ISMVL.1999.779713
Filename :
779713
Link To Document :
بازگشت