DocumentCode :
2993894
Title :
Low power techniques for address encoding and memory allocation
Author :
Cheng, Wei-Chug ; Pedram, Massoud
Author_Institution :
Dept. of Electr. Eng. Syst., Univ. of Southern California, Los Angeles, CA, USA
fYear :
2001
fDate :
2001
Firstpage :
245
Lastpage :
250
Abstract :
This paper presents encoding techniques to optimize the switching activity on a multiplexed DRAM address bus. The DRAM switching activity can be classified either as external (between two consecutive addresses) or internal (between the row and column addresses of the same address). To eliminate the external switching activity for sequential access, we propose an optimal encoding, Pyramid code, for conventional DRAM mode as well as Burst Pyramid code for burst mode DRAM. To minimize the internal switching activity, we propose Scattered Paging for both random and sequential access patterns by exploiting the built-in virtual memory mechanism, which is commonly present on modern processors
Keywords :
Hamming codes; error correction codes; low-power electronics; random-access storage; storage allocation; Burst Pyramid code; Pyramid code; Scattered Paging; address encoding; built-in virtual memory mechanism; external switching activity; internal switching activity; low power techniques; memory allocation; multiplexed DRAM address bus; sequential access; sequential access patterns; switching activity; Encoding; Energy management; Hamming distance; Power system management; Power system reliability; Quality of service; Random access memory; Reflective binary codes; Scattering; Space technology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2001. Proceedings of the ASP-DAC 2001. Asia and South Pacific
Conference_Location :
Yokohama
Print_ISBN :
0-7803-6633-6
Type :
conf
DOI :
10.1109/ASPDAC.2001.913313
Filename :
913313
Link To Document :
بازگشت