DocumentCode :
2993961
Title :
Fault characterization and testability considerations in multi-valued logic circuits
Author :
Abd-El-Barr, Mostafa ; Al-Sherif, Maher ; Osman, Mohamed
Author_Institution :
Dept. of Comput. Eng., King Fahd Univ. of Pet. & Miner., Dhahran, Saudi Arabia
fYear :
1999
fDate :
1999
Firstpage :
262
Lastpage :
267
Abstract :
With the growing interest and the emergence of various implementations of Multiple-Valued logic (MVL) circuits, testability issues of these circuits are becoming crucial. Fault characterization is an early step in the test generation process. It is aimed at finding fault models that best describe the possible faults expected to occur in a given class of circuits or technology. Layout and device level studies on CMOS and BiCMOS circuits revealed that the stuck-at model is not adequate to represent the actual physical defects. In this paper our aim is to characterize faults in a CMOS functionally complete set of MVL operators. The set has been implemented using existing standard binary CMOS technology. This enables us to characterize faults in these operators using the same techniques used for standard binary CMOS. Fault categories in MVL circuits and recommendations for testability will be given
Keywords :
logic testing; multivalued logic circuits; fault characterization; fault models; multiple-valued logic; testability; Circuit faults; Circuit testing; Electrical fault detection; Fault detection; Logic testing; Multivalued logic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multiple-Valued Logic, 1999. Proceedings. 1999 29th IEEE International Symposium on
Conference_Location :
Freiburg
ISSN :
0195-623X
Print_ISBN :
0-7695-0161-3
Type :
conf
DOI :
10.1109/ISMVL.1999.779726
Filename :
779726
Link To Document :
بازگشت