DocumentCode :
2994481
Title :
A general purpose behavioural asynchronous synthesis system
Author :
Sacker, Mathew ; Brown, Andrew D. ; Wilson, Peter R. ; Rushton, Andrew J.
fYear :
2004
fDate :
19-23 April 2004
Firstpage :
125
Lastpage :
134
Abstract :
This paper describes a behavioural asynchronous synthesis system that takes as input an algorithmic description of a design and produces an asynchronous structural implementation. Several example systems are synthesized both synchronously and asynchronously (with no modification to the high level description). In keeping with the well-established observation that asynchronous systems operate at average case time complexity rather than worse case, the asynchronous structures usually operate some 30% faster than their synchronous counterparts, although interesting counterexamples are observed. Key to the operation of a synchronous system is the (automatically generated) control graph, which is effectively a complex sequence generator controlling the passage of data through the system in time to some synchronizing clock. The maximum clock speed is dictated by the slowest time slot. Timeslots containing quicker (less) logic effectively waste time: the output of the combinational logic in the state have settled long before the registers reading the data are enabled. If we allow the state to change as soon as the data is ready, by introducing the concepts of ´ready´ and ´acknowledge´, the control graph becomes a disjoint set of single state machines - it effectively disappears, with the consequence that the timeslot-timeslot transitions become self-controlling. Having removed the necessity for the timeslots to be of equal duration the system becomes self-timing: asynchronous. Behavioural synthesis can be applied to the design of many different types of circuits. This paper includes results for the synthesis of general control and data path intensive circuits as well as the DES cryptography block, which is of particular interest to those designing secure embedded products.
Keywords :
asynchronous circuits; circuit analysis computing; combinational circuits; cryptography; high level synthesis; timing circuits; DES cryptography block; acknowledge concept; algorithmic description; asynchronous structural implementation; asynchronous structures; asynchronous systems; asynchronously synthesized; behavioural asynchronous synthesis system; behavioural synthesis; circuits design; clock speed; combinational logic; complex sequence generator; control graph; control path; data passage; data path; disjoint set; high level description; quicker logic; ready concept; registers; secure embedded products; self-controlling state; self-timing system; single state machines; synchronizing clock; synchronously synthesized; time complexity; time slot; timeslot-timeslot transitions; Algorithm design and analysis; Automatic generation control; Circuit synthesis; Clocks; Control system synthesis; Control systems; Cryptography; Logic; Synchronization; Synchronous generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asynchronous Circuits and Systems, 2004. Proceedings. 10th International Symposium on
ISSN :
1522-8681
Print_ISBN :
0-7695-2133-9
Type :
conf
DOI :
10.1109/ASYNC.2004.1299294
Filename :
1299294
Link To Document :
بازگشت