DocumentCode :
2994615
Title :
LLA: A low-latency asynchronous control with applications
Author :
Gholipour, Morteza ; Nourani, Mehrdad ; Edwards, Doug ; Afzali-Kusha, Ali
Author_Institution :
Islamic Azad Univ. of Behshahr, Behshahr, Iran
fYear :
2009
fDate :
9-10 July 2009
Firstpage :
1
Lastpage :
4
Abstract :
In this paper, we present a new low-latency asynchronous pipeline control circuit. The control circuit has only two gate delays in its critical path, which is faster compared to other works reported in the literature. Two applications of the design are shown to demonstrate its efficiency. The first is a 16-bit FIFOs and the second is a 4times4 multipliers which are designed both using LLA and GasP approaches. The designs are then simulated using HSPICE and 0.18 mum CMOS technology parameters. The results show a latency improvement of about 38% in FIFOs and 18% in multipliers without any considerable degradation in other parameters such as power and throughput. The energy-delay curves also show better overall performance of LLA.
Keywords :
CMOS integrated circuits; SPICE; asynchronous circuits; logic design; logic simulation; pipeline arithmetic; CMOS technology parameters; FIFO; HSPICE; LLA; energy-delay curves; low-latency asynchronous control; low-latency asynchronous pipeline control circuit; size 0.18 mum; Application software; CMOS technology; Circuit simulation; Clocks; Computer science; Delay; Design engineering; Latches; Pipelines; Signal design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Circuits and Systems, 2009. ISSCS 2009. International Symposium on
Conference_Location :
Iasi
Print_ISBN :
978-1-4244-3785-6
Electronic_ISBN :
978-1-4244-3786-3
Type :
conf
DOI :
10.1109/ISSCS.2009.5206155
Filename :
5206155
Link To Document :
بازگشت