Title :
A phase locked loop with jitter auto-attenuating loop dynamics
Author_Institution :
Paratek Microwave Inc., Chicago, IL, USA
Abstract :
A jitter auto-attenuating phase locked loop (PLL) is proposed to reduce the jitter and achieve fast settling. The proposed PLL starts with a fast acquisition loop dynamics, then slips into a low jitter loop dynamics when the loop gains lock. The transition is seamlessly triggered by lock detection circuitry. This jitter auto attenuating technique can achieve both fast frequency acquisition and low jitter performance in PLL design.
Keywords :
jitter; phase locked loops; frequency acquisition; jitter autoattenuating loop dynamics; lock detection circuitry; phase locked loop; Bandwidth; Circuits; Clocks; Filters; Frequency; Jitter; Phase locked loops; Phase noise; Tuning; Voltage-controlled oscillators;
Conference_Titel :
Signals, Circuits and Systems, 2009. ISSCS 2009. International Symposium on
Conference_Location :
Iasi
Print_ISBN :
978-1-4244-3785-6
Electronic_ISBN :
978-1-4244-3786-3
DOI :
10.1109/ISSCS.2009.5206156