DocumentCode :
2995058
Title :
Multi-level logic minimization across latch boundaries
Author :
Matsunaga, Y. ; Fujita, M. ; Kakuda, T.
Author_Institution :
Fujitsu Lab. Ltd., Kawasaki, Japan
fYear :
1990
fDate :
11-15 Nov. 1990
Firstpage :
406
Lastpage :
409
Abstract :
A method to minimize sequential circuits is presented. It uses permissible functions extended for sequential circuits, and can make use of don´t cares derived from network topology. Also, an efficient binary decision diagram (BDD) implementation of the extended permissible functions is presented by introducing edge attributes that indicate time label to the BDD. Circuits including latches can be efficiently minimized with the proposed method.<>
Keywords :
logic CAD; sequential circuits; binary decision diagram; edge attributes; extended permissible functions; latch boundaries; multilevel logic minimisation; network topology; permissible functions; sequential circuits; Binary decision diagrams; Boolean functions; Combinational circuits; Data structures; Flip-flops; Latches; Logic functions; Minimization methods; Network topology; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1990. ICCAD-90. Digest of Technical Papers., 1990 IEEE International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-2055-2
Type :
conf
DOI :
10.1109/ICCAD.1990.129938
Filename :
129938
Link To Document :
بازگشت