DocumentCode :
2995349
Title :
An Improved Bang-bang PLL Employing a Quaternary Phase Detector
Author :
Chan, Michael ; Postula, Adam ; Ding, Yong
Author_Institution :
School of ITEE, The University of Queensland, Brisbane, Australia. mchan@itee.uq.edu.au
Volume :
1
fYear :
2006
fDate :
6-9 Aug. 2006
Firstpage :
163
Lastpage :
167
Abstract :
This paper presents a bang-bang PLL architecture that employs two discrete loop gains depending on whether the magnitude of the PLL´s phase error is less than or greater than ¿/2. The advantage of this architecture is that the two loop gains can be used to independently optimize both pull-in range and jitter characteristics. A conservative expression to calculate pull-in range is derived and it is shown that pull-in range depends mainly on the PLL´s outer loop gain, thus freeing inner loop gain to control PLL dynamics when in lock.
Keywords :
Australia; Clocks; Detectors; Flip-flops; Frequency; Jitter; Performance gain; Phase detection; Phase locked loops; Stability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. MWSCAS '06. 49th IEEE International Midwest Symposium on
Conference_Location :
San Juan, PR
ISSN :
1548-3746
Print_ISBN :
1-4244-0172-0
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2006.382022
Filename :
4267099
Link To Document :
بازگشت