DocumentCode :
2995876
Title :
A novel structure for digital image stabilizer
Author :
Chen, Guan-Rong ; Yeh, Yeou-Min ; Wang, Sheng-Jyh ; Chiang, Huang-Cheng
Author_Institution :
OESITRI, Hsinchu, China
fYear :
2000
fDate :
2000
Firstpage :
101
Lastpage :
104
Abstract :
In this paper a new architecture for digital image stabilizer (DIS) is presented. The system utilizes a matching algorithm on the Gray-coded bit-plane of the video sequence, which greatly reduces the complexity and enables the real-time processing capability in its motion estimating mechanism. According to the algorithm, a flexible system architecture containing software and hardware blocks is proposed. The proposed design is computationally efficient and is thus well suited as a low-cost solution for DIS in camcorders. In practice, the system has been validated on a mixed FPGA/DSP-based prototype
Keywords :
Gray codes; digital signal processing chips; image matching; image sequences; motion estimation; real-time systems; video signal processing; Gray-coded bit-plane; camcorders; digital image stabilizer; flexible system architecture; matching algorithm; mixed FPGA/DSP-based prototype; motion estimating mechanism; real-time processing capability; video sequence; Computer architecture; Digital images; Field programmable gate arrays; Hardware; Motion estimation; Real time systems; Software algorithms; Software systems; Video equipment; Video sequences;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2000. IEEE APCCAS 2000. The 2000 IEEE Asia-Pacific Conference on
Conference_Location :
Tianjin
Print_ISBN :
0-7803-6253-5
Type :
conf
DOI :
10.1109/APCCAS.2000.913416
Filename :
913416
Link To Document :
بازگشت