Title :
Simulation study on NMOS gate length variation using TCAD tool
Author :
Sanudin, Rahmat ; Sulong, Muhammad Suhaimi ; Morsin, Marlia ; Wahab, Mohd Helmy Abd
Author_Institution :
Fac. of Electr. & Electron. Eng., Univ. Tun Hussein Onn Malaysia, Malaysia
Abstract :
The process of scaling in silicon transistor has consistently resulted in smaller device geometry, higher device density and better performance. In conventional MOSFETs, control of Ioff for scaled devices requires very thin gate dielectrics and high doping concentrations. The industry roadmap predicts the barriers of continuous scaling will be due to physical limitations as well as practical technology. As the downscale of CMOS technology approaches physical limitations, the need arises for alternative device structures. Thus, this paper intends to study the effect of various gate lengths on the NMOS electrical characteristic by means of simulation study.
Keywords :
MOSFET; doping profiles; technology CAD (electronics); MOSFETs; NMOS electrical characteristics; NMOS gate length variation; TCAD tool; doping concentrations; silicon transistor; thin gate dielectrics; CMOS technology; Electrons; Hot carriers; Leakage current; MOS devices; MOSFETs; Nanoscale devices; Semiconductor process modeling; Silicon; Substrates;
Conference_Titel :
Quality Electronic Design, 2009. ASQED 2009. 1st Asia Symposium on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4244-4952-1
Electronic_ISBN :
978-1-4244-4952-1
DOI :
10.1109/ASQED.2009.5206255