Title :
Investigation of low Vbd on 7nm oxide POD capacitor
Author :
Seng, Ng Hong ; Sool, Koo Sang
Author_Institution :
X-FAB Sarawak Sdn. Bhd., Kuching, Malaysia
Abstract :
This paper presents an investigation of low oxide breakdown voltage on polysilicon-oxide-diffusion (POD) capacitor. The dielectric was 7 nm thermal oxide which was grown simultaneously for MOS transistor as gate oxide. The V-Ramp measurement showed bimodal distribution of Vbd with one circular patch having < 7 V instead of the target Vbd (10 V). The size of the patch depends on the POD capacitor area. This behavior was not observed on gate oxide of MOS transistor and 22.5 nm POD capacitor. Process partition check, including wafer orientation and wafer slot arrangement was conducted. The specific process step causing the patch signature has been identified successfully.
Keywords :
MOS capacitors; MOSFET; semiconductor device breakdown; silicon compounds; MOS transistor; POD capacitor; V-Ramp measurement; bimodal distribution; low-oxide breakdown voltage; patch signature; polysilicon-oxide-diffusion; process partition checking; size 22.5 nm; size 7 nm; wafer slot arrangement; Dielectric measurements; Dielectric substrates; Electric breakdown; Implants; MOS capacitors; MOSFETs; Silicon; Testing; Voltage; Wet etching; Oxide breakdown; capacitors; reliability;
Conference_Titel :
Quality Electronic Design, 2009. ASQED 2009. 1st Asia Symposium on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4244-4952-1
Electronic_ISBN :
978-1-4244-4952-1
DOI :
10.1109/ASQED.2009.5206267