Title :
Low Power and High Speed Sample-and-Hold Circuit
Author_Institution :
Dhirubhai Ambani Inst. of Inf. & Commun. Technol., Gandhinagar
Abstract :
This paper describes the improved sample- and-hold architecture as a front-end block of low power and high speed pipelined analog to digital converter. The circuit consists of bottom-plate sampling with differential architecture of OTA (operational transconductance amplifier). The sample-and-hold circuit has been laid out in 0.18 mum CMOS technology and simulated using MOSIS CMOS BSIM3v3.1 SPICE parameters. The measurement result shows that the SFDR of 64.5 dB is achieved up to the sampling frequency of 100MS/s for input signal amplitude of 1.2 Vpp.The sample-and-hold circuit consumes 6.5 mW from a 1.8 volt supply.
Keywords :
CMOS integrated circuits; SPICE; analogue-digital conversion; low-power electronics; operational amplifiers; sample and hold circuits; CMOS technology; MOSIS CMOS BSIM3v3.1 SPICE parameters; bottom-plate sampling; differential architecture; high speed analog to digital converter; low power electronics; operational transconductance amplifier; pipelined analog to digital converter; power 6.5 mW; sample-and-hold circuit; size 0.18 mum; voltage 1.8 V; Analog-digital conversion; CMOS technology; Circuits; Digital signal processing; Frequency; Operational amplifiers; Power dissipation; Sampling methods; Switches; Voltage;
Conference_Titel :
Circuits and Systems, 2006. MWSCAS '06. 49th IEEE International Midwest Symposium on
Conference_Location :
San Juan
Print_ISBN :
1-4244-0172-0
Electronic_ISBN :
1548-3746
DOI :
10.1109/MWSCAS.2006.382096