DocumentCode :
2996971
Title :
Hierarchical flowgraph integration for VLSI array processors
Author :
Kung, S.Y. ; Annevelink, J. ; Dewilde, P. ; Lo, S.C.
Author_Institution :
University of Southern California
Volume :
10
fYear :
1985
fDate :
31138
Firstpage :
288
Lastpage :
291
Abstract :
The structural properties of parallel recursive algorithms point to the feasibility of a Hierarchical Flow-graph integration (HIFI) design method for VLSI array processor design. The Hierarchical approach allows the designer to focus attention at the appropriate level of detail. Flow-graphs are used because they offer a powerful and convenient tool for describing many signal processing algorithms. Integration is used here to mean top-down integration - from algorithm analysis to VLSI array - as opposed to merely an integration of electronic components. The HIFI method is proposed as a design and description tool aiming specially at VLSI arrays for signal processing algorithms. The major issues involved are: the recursive algorithm decomposition, abstract notations, flow-graph (structural) and functional (behavior) description, temporal and structural decomposition, bi-directional mapping between graphic and textual codes, simulation and verification tools, and mapping from virtual array to actual architecture.
Keywords :
Algorithm design and analysis; Delay; Flow graphs; Hardware; History; Parallel algorithms; Phased arrays; Signal design; Signal processing algorithms; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '85.
Type :
conf
DOI :
10.1109/ICASSP.1985.1168510
Filename :
1168510
Link To Document :
بازگشت