DocumentCode :
2997291
Title :
Power estimation techniques for integrated circuits
Author :
Najm, F.N.
Author_Institution :
Dept. of Electr. & Comput. Eng., Illinois Univ., Urbana, IL, USA
fYear :
1995
fDate :
5-9 Nov. 1995
Firstpage :
492
Lastpage :
499
Abstract :
With the advent of portable and high-density microelectronic devices, the power dissipation of very large scale integrated (VLSI) circuits is becoming a critical concern. Accurate and efficient power estimation during the design phase is required in order to meet the power specifications without a costly redesign process. Recently, a variety of power estimation techniques have been proposed, most of which are based on: (1) the use of simplified delay models, and (2) modeling long-term behavior of logic signals with probabilities. The array of available techniques differ in subtle ways in the assumptions that they make, the accuracy that they provide, and the kinds of circuits that they apply to. In this tutorial, I will survey the many power estimation techniques that have been recently proposed and, in an attempt to make sense of all the variety, I will try to explain the different assumptions on which these techniques are based, and the impact of these assumptions on their accuracy and speed.
Keywords :
VLSI; circuit layout; circuit layout CAD; delays; VLSI; high-density microelectronic devices; integrated circuits; logic signals; power estimation techniques; power specifications; simplified delay models; very large scale integrated circuits; Circuits; Delay estimation; Design automation; Design methodology; Energy consumption; Logic; Power dissipation; Process design; Testing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1995. ICCAD-95. Digest of Technical Papers., 1995 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
ISSN :
1092-3152
Print_ISBN :
0-8186-8200-0
Type :
conf
DOI :
10.1109/ICCAD.1995.480162
Filename :
480162
Link To Document :
بازگشت