DocumentCode :
2998768
Title :
Low power reconfigurable FIR filter based on window techniques for on chip network
Author :
Chaplot, Rainy ; Paliwal, A.
Author_Institution :
Electron. & Commun. Dept., Geetanjali Inst. of Tech. Studies, Udaipur, India
fYear :
2013
fDate :
12-14 Dec. 2013
Firstpage :
291
Lastpage :
296
Abstract :
Past literature analyzed FIR filter either for one or different order using either one or different window functions. In this brief, we have analyzed the performance of Reconfigurable Digital Low Pass FIR Filter System On Chip design for various filter orders 10 to 120 for different window techniques namely Rectangular, Hanning, Hamming, Bartlett and Kaiser Window Function, with sampling frequency 48 KHz and with cut off frequency 10.8 KHz. It is shown that filter design by using Kaiser window function and Spartan 6 family of FPGA is best because resource utilization are less and consequently the power consumption is minimum for this combination. Xilinx Spartan 6 family synthesis result of the designed filter using Kaiser Window Function shows 5-10% power reduction over other window function. On contrary to past literature, we have concluded the calculated parameters i.e. Power Consumption (Static and Dynamic), Delay, Resources Utilized by taking different window function as platform on the various FPGA families of Xilinx, so as to exploit best chosen family and window function according to application, specification as well as constraints. The coefficient of FIR filter is generated using MatLab FDA (Filter Design Analysis) tool box. Based on the coefficients, FIR filter is being programmed in VHDL, and synthesized and simulated on Xilinx design suite 14.1 ISE.
Keywords :
FIR filters; field programmable gate arrays; low-pass filters; system-on-chip; Bartlett window function; FPGA; Hamming window function; Hanning window function; Kaiser window function; MatLab FDA tool box; MatLab filter design analysis tool box; VHDL; Xilinx Spartan 6 family synthesis; Xilinx design suite 14.1 ISE; frequency 48 kHz; power consumption; reconfigurable digital low pass FIR filter; rectangular window function; resource utilization; system on chip design; window techniques; Chip scale packaging; Finite impulse response filters; ISO standards; Digital Signal Processing; FIR; FPGA; LTI System; Reconfigurability; System On Chip; Window Function;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing and Communication (ICSC), 2013 International Conference on
Conference_Location :
Noida
Print_ISBN :
978-1-4799-1605-4
Type :
conf
DOI :
10.1109/ICSPCom.2013.6719800
Filename :
6719800
Link To Document :
بازگشت