DocumentCode :
2998823
Title :
Implementation of a new type DSP PLL using high performance DSP DSSP-1
Author :
Ono, S. ; Aoyama, T. ; Hagiwara, M. ; Nakagawa, M.
Author_Institution :
NTT Electrical Communications Laboratories, Kanagawa-ken, Japan
Volume :
11
fYear :
1986
fDate :
31503
Firstpage :
2195
Lastpage :
2198
Abstract :
This paper describes a new digital processing Phase Lock Loop (PLL) implemented on a high performance DSP, the DSSP1. Called the Linear Digital PLL (L-DPLL), the new PLL has linearty in its phase comparison characteristics. It gives fast acquision without increase in jitter, its pull-in range is wider; and its steady state errors and sampling frequency are lower than with conventional PLLs. It also does not require Automatic Gain Control.
Keywords :
Circuits; Decision support systems; Digital filters; Digital signal processing; Frequency; Jitter; Phase locked loops; Sampling methods; Steady-state; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '86.
Type :
conf
DOI :
10.1109/ICASSP.1986.1168622
Filename :
1168622
Link To Document :
بازگشت