Title :
An Analog Architecture for the Radix-4 DHT
Author :
Shah, Gautam A. ; Rathore, Tejmal S.
Author_Institution :
Dept. of Electron. & Telecommun., Mumbai Univ., Mumbai, India
fDate :
March 30 2011-April 1 2011
Abstract :
Radix-4 decimation-in-time (DIT) fast Hartley transform algorithm for computing the Discrete Hartley Transform (DHT) was introduced by Brace well. DIT and decimation-in-frequency (DIF) algorithms were further developed by Sorenson et al. In these algorithms, the stage structures perform all the additions and multiplications and utilize stage dependent sine and cosine coefficients. A new radix-4 DIT algorithm for computing the DHT is proposed, which introduces multiplying structures in addition to the stage structures in the signal flow diagram that perform the multiplications with the stage independent cosine coefficients and their related additions leading to simplification of the stage structures. This leads to a reduction in the number of multiplications and additions. An analog architecture utilizing current feedback operational amplifiers which implements the algorithm in hardware has been proposed. It has been tested by simulating it with the help of Orcad PSpice.
Keywords :
analogue integrated circuits; discrete Hartley transforms; systolic arrays; Discrete Hartley Transform; Radix-4 decimation-in-time; analog architecture; current feedback operational amplifiers; decimation-in-frequency algorithms; fast Hartley transform algorithm; signal flow diagram; Computer architecture; DH-HEMTs; Field programmable analog arrays; Radio frequency; Resistors; Transforms; algorithm; analog architecture; decimation-in-time; discrete Hartley transform; radix-4;
Conference_Titel :
Computer Modelling and Simulation (UKSim), 2011 UkSim 13th International Conference on
Conference_Location :
Cambridge
Print_ISBN :
978-1-61284-705-4
Electronic_ISBN :
978-0-7695-4376-5
DOI :
10.1109/UKSIM.2011.110