DocumentCode :
2999714
Title :
Delay optimal partitioning targeting low power VLSI circuits
Author :
Vaishnav, H. ; Pedram, M.
Author_Institution :
Dept. of Electr. Eng., Univ. of Southern California, Los Angeles, CA, USA
fYear :
1995
fDate :
5-9 Nov. 1995
Firstpage :
638
Lastpage :
643
Abstract :
In this paper, a delay optimal clustering/partitioning algorithm for minimizing the power dissipation of a circuit is proposed. Traditional approaches for delay optimal partitioning are based on Lawler´s clustering algorithm that makes no attempt to explore alternative partitioning solutions that have the same delay but better power implementations. Our algorithm provides a formal mechanism which implicitly enumerates alternate partitionings and selects a partitioning that has the same delay but less power dissipation. For tree circuits, the proposed algorithm produces delay and power optimal partitioning whereas for non-tree circuits it produces delay optimal partitioning with significantly improved power dissipation.
Keywords :
VLSI; circuit CAD; integrated logic circuits; logic CAD; logic partitioning; VLSI circuits; clustering; delay optimal; partitioning; power dissipation; Circuit synthesis; Clustering algorithms; Contracts; Delay effects; Labeling; Load modeling; Partitioning algorithms; Personal digital assistants; Power dissipation; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1995. ICCAD-95. Digest of Technical Papers., 1995 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
ISSN :
1092-3152
Print_ISBN :
0-8186-8200-0
Type :
conf
DOI :
10.1109/ICCAD.1995.480196
Filename :
480196
Link To Document :
بازگشت