Title :
Truncated Multiplications for the Negative Two´s Complement Number System
Author :
Park, Hyuk ; Swartzlander, Earl E., Jr.
Author_Institution :
Univ. of Texas at Austin, Austin
Abstract :
In the design of digital signal processing systems, where single-precision results are required, the power dissipation and area of parallel multipliers can be significantly reduced by truncating the less significant columns and compensating to produce an approximate rounded product. This paper provides the design and modeling of truncated multiplications of signed inputs utilizing the negative fractional two´s complement number system and compares them with those for the unsigned number system and the conventional two´s complement number system. A software simulation finds the input patterns with extreme errors for truncated multiplication with constant correction. It is shown that the negative two´s complement number system is suitable for truncated multiplication of signed numbers.
Keywords :
signal processing; approximate rounded product; digital signal processing systems; parallel multipliers; software simulation; truncated multiplications; two´s complement number system; Costs; Digital signal processing; Energy consumption; Error correction; Logic; Power dissipation; Power system modeling; Signal design; Software systems;
Conference_Titel :
Circuits and Systems, 2006. MWSCAS '06. 49th IEEE International Midwest Symposium on
Conference_Location :
San Juan
Print_ISBN :
1-4244-0172-0
Electronic_ISBN :
1548-3746
DOI :
10.1109/MWSCAS.2006.382304