Title :
A timing-driven data path layout synthesis with integer programming
Author :
Kim, J. ; Kang, S.M.
Author_Institution :
Coordinated Sci. Lab., Illinois Univ., Champaign, IL, USA
Abstract :
We propose an efficient data path synthesis algorithm which generates bit-sliced layouts. Since data path circuits have special characteristics which are different from those of random logic circuits, the dedicated synthesis system is required for efficient layouts. Our main goal in the data path synthesis is to satisfy the timing constraints of circuits as well as to reduce layout areas. Timing-driven placement and over-the-cell routing techniques are developed to generate data path modules. Also, signal interfaces between bit-slices are carefully considered to further reduce layout areas. Our synthesis techniques take advantage of the common characteristics of datapath structures under timing constraints and applies mixed integer linear programming approach to solve the problem. The superior results from our data path synthesis system are demonstrated through comparison with the layout results with the simulated annealing technique.
Keywords :
circuit layout; circuit layout CAD; integer programming; logic circuits; bit-sliced layouts; data path circuits; data path layout synthesis; data path modules; data path synthesis; integer programming; mixed integer linear programming; Circuit synthesis; Delay effects; Delay estimation; Linear programming; Logic circuits; Minimization; Routing; Signal synthesis; Simulated annealing; Timing;
Conference_Titel :
Computer-Aided Design, 1995. ICCAD-95. Digest of Technical Papers., 1995 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
Print_ISBN :
0-8186-8200-0
DOI :
10.1109/ICCAD.1995.480209